## Bimos II 8-BIT SERIAL-INPUT, LATCHED DRIVERS **UCN5841A** 18 OUT 1 V<sub>EE</sub> 1 รบ่อ CLOCK 2 CLK OUT<sub>2</sub> SERIAL OUT<sub>3</sub> SHIFT REGISTER DATA IN LATCHES LOGIC OUT<sub>4</sub> GROUND LOGIC OUT<sub>5</sub> SUPPLY SERIAL 13 $OUT_6$ DATA OUT 12 OUT<sub>7</sub> ST STROBE 7 OUTPUT 11 OUT<sub>8</sub> ENABLE $V_{EE}$ 10 รบ่า Note that the UCN5841A (dual in-line package) and UCN5841LW (small-outline IC package) are electrically identical and share a common terminal number assignment. Dwa. PP-026-1 # ABSOLUTE MAXIMUM RATINGS at 25°C Free-Air Temperature | · · · · · · · · · · · · · · · · · · · | |--------------------------------------------------------| | Output Voltage, V <sub>CE</sub> | | Output Voltage, V <sub>CE(sus)</sub> | | Logic Supply Voltage Range, | | V <sub>DD</sub> 4.5 V to 15 V | | V <sub>DD</sub> with Reference to V <sub>EE</sub> 25 V | | Emitter Supply Voltage, V <sub>EE</sub> <b>-20 V</b> | | Input Voltage Range, | | $V_{\text{IN}}$ 0.3 V to $V_{\text{DD}}$ + 0.3 V | | Continuous Output Current, | | I <sub>OUT</sub> | | Package Power Dissipation, | | P <sub>D</sub> See Graph | | Operating Temperature Range, | | T <sub>A</sub> 20°C to +85°C | | Storage Temperature Range, | | T <sub>S</sub> 55°C to +150°C | | †For inductive load applications. | Caution: CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges. The merging of low-power CMOS logic and bipolar output power drivers permit the UCN5841A, UCN5841LW, and A5841SLW integrated circuits to be used in a wide variety of peripheral power driver applications. Each device has an eight-bit CMOS shift register and CMOS control circuitry, eight CMOS data latches, and eight bipolar current-sinking Darlington output drivers. The 500 mA npn Darlington outputs, with integral transient-suppression diodes, are suitable for use with relays, solenoids, and other inductive loads. All drivers can be operated with a split supply where the negative supply is up to -20 V. BiMOS II devices have higher data-input rates than the earlier BiMOS circuits. With a 5 V logic supply, they will typically operate at better than 5 MHz. With a 12 V supply, significantly higher speeds are obtained. The CMOS inputs are compatible with standard CMOS and NMOS logic levels. TTL circuits may require the use of appropriate pull-up resistors. By using the serial data output, drivers can be cascaded for interface applications requiring additional drive lines. The UCN5841A devices are furnished in a standard 18-pin plastic DIP; the UCN5841LW devices are in an 18-lead surface-mountable wide-body SOIC package; the A5841SLW devices are provided in a 20-lead wide-body SOIC package with improved thermal characteristics. The A5841SLW and UCN5841LW drivers are also available for operation to a temperature of -40°C. To order, change the suffix from 'SLW' to 'ELW', or change the prefix from 'UCN' to 'UCQ'. #### **FEATURES** - To 3.3 MHz Data-Input Rate - CMOS, NMOS, TTL Compatible Inputs - Internal Pull-Up/Pull-Down Resistors - Low-Power CMOS Logic and Latches, - High-Voltage Current-Sink Outputs - Output Transient-Protection Diodes - Single or Split Supply Operation - DIP or SOIC Packaging - Automotive Capable Always order by complete part number, e.g., A5841SLW . ## 5841 8-BIT SERIAL-INPUT, LATCHED DRIVERS #### **A5841SLW** Dwg. GP-022-4A # ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5 V, V<sub>EE</sub> = 0 V (unless otherwise specified). | | | | | Limits | | | | | | |--------------------------------|----------------------|-------------------------------------------------------|------|--------|------|--|--|--|--| | Characteristic | Symbol | Test Conditions | Min. | Max. | Unit | | | | | | Output Leakage Current | I <sub>CEX</sub> | V <sub>OUT</sub> = 50 V | | 50 | μΑ | | | | | | | | $V_{OUT} = 50 \text{ V}, T_{A} = +70^{\circ}\text{C}$ | | 100 | μΑ | | | | | | Collector-Emitter | V <sub>CE(SAT)</sub> | I <sub>OUT</sub> = 100 mA | | 1.1 | V | | | | | | | | I <sub>OUT</sub> = 200 mA | | 1.3 | V | | | | | | | | $I_{OUT} = 350 \text{ mA}, V_{DD} = 7.0 \text{ V}$ | | 1.6 | V | | | | | | Collector-Emitter | V <sub>CE(sus)</sub> | $I_{OUT} = 350 \text{ mA}, L = 2 \text{ mH}$ | 35 | | V | | | | | | Input Voltage | V <sub>IN(0)</sub> | | | 0.8 | V | | | | | | | V <sub>IN(1)</sub> | $V_{DD} = 12 \text{ V}$ | 10.5 | _ | V | | | | | | | | $V_{DD} = 10 \text{ V}$ | 8.5 | _ | V | | | | | | | | $V_{DD} = 5.0 \text{ V}$ | 3.5 | | V | | | | | | Input Resistance | R <sub>IN</sub> | $V_{DD} = 12 \text{ V}$ | 50 | _ | kΩ | | | | | | | | $V_{DD} = 10 \text{ V}$ | 50 | _ | kΩ | | | | | | | | $V_{DD} = 5.0 \text{ V}$ | 50 | _ | kΩ | | | | | | Supply Current | I <sub>DD(ON)</sub> | All Drivers ON, $V_{DD} = 12 \text{ V}$ | | 16 | mA | | | | | | | | All Drivers ON, $V_{DD} = 10 \text{ V}$ | | 14 | mA | | | | | | | | All Drivers ON, $V_{DD} = 5.0 \text{ V}$ | | 8.0 | mA | | | | | | | I <sub>DD(OFF)</sub> | All Drivers OFF, V <sub>DD</sub> = 12 V | | 2.9 | mA | | | | | | | | All Drivers OFF, V <sub>DD</sub> = 10 V | | 2.5 | mA | | | | | | | | All Drivers OFF, V <sub>DD</sub> = 5.0 V | | 1.6 | mA | | | | | | Clamp Diode<br>Leakage Current | I <sub>R</sub> | V <sub>R</sub> = 50 V | _ | 50 | μА | | | | | | Clamp Diode<br>Forward Voltage | V <sub>F</sub> | I <sub>F</sub> = 350 mA | | 2.0 | V | | | | | ### 5841 8-BIT SERIAL-INPUT, LATCHED DRIVERS # TYPICAL INPUT CIRCUITS STROBE OUTPUT **ENABLE** Dwg. EP-010-3 $V_{\mathsf{DD}}$ **CLOCK** SERIAL DATA IN Dwg. EP-010-4A TYPICAL OUTPUT DRIVER OUT SUB Dwg. EP-021-8 #### **TIMING CONDITIONS** $(T_A = +25^{\circ}C, V_{DD} = 5.0 \text{ V}, \text{Logic Levels are } V_{DD} \text{ and Ground})$ | A. | Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns | |----|----------------------------------------------------------------|---------------| | В. | Minimum Data Active Time After Clock Pulse | | | | (Data Hold Time) | . 75 ns | | C. | Minimum Data Pulse Width | 150 ns | | D. | Minimum Clock Pulse Width | 150 ns | | E. | Minimum Time Between Clock Activation and Strobe | 300 ns | | F. | Minimum Strobe Pulse Width | 100 ns | | G. | Typical Time Between Strobe Activation and | | | | Output Transition | <b>1.0</b> μs | Serial Data present at the input is transferred to the shift register on the logic "0" to logic "1" transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform. Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the ENABLE input be high during serial data entry. When the ENABLE input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the ENABLE input low, the outputs are controlled by the state of the latches. ## 5841 8-BIT SERIAL-INPUT, LATCHED DRIVERS #### TRUTH TABLE | Serial | | Shift Register Contents | | | | | Serial | | | Lat | ch C | Contents | | | Output Contents | | | | | |---------------|----------------|-------------------------|----------------|----------------|--|----------------|----------------|-----------------|----------------|----------------|----------------|----------|----------------|------------------|-----------------|----------------|----------------|--|----------------| | Data<br>Input | Clock<br>Input | l | l <sub>2</sub> | I <sub>3</sub> | | I <sub>8</sub> | Data<br>Output | Strobe<br>Input | l <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> | | l <sub>8</sub> | Output<br>Enable | l <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> | | l <sub>8</sub> | | Н | | Н | R <sub>1</sub> | $R_2$ | | R <sub>7</sub> | R <sub>7</sub> | | | | | | | | | | | | | | L | | L | R <sub>1</sub> | $R_2$ | | R <sub>7</sub> | R <sub>7</sub> | | | | | | | | | | | | | | Х | して | R <sub>1</sub> | $R_2$ | $R_3$ | | R <sub>8</sub> | R <sub>8</sub> | | | | | | | | | | | | | | | | Х | Χ | Χ | | Χ | Х | L | R <sub>1</sub> | $R_2$ | $R_3$ | | R <sub>8</sub> | | | | | | | | | | P <sub>1</sub> | P <sub>2</sub> | $P_3$ | | P <sub>8</sub> | P <sub>8</sub> | Н | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> | | P <sub>8</sub> | L | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> | | P <sub>8</sub> | | | | | | | | | | | Χ | Х | Χ | | Х | Н | Н | Н | Н | | Н | L = Low Logic Level H = High Logic Level X = Irrelevant P = Present State R = Previous State The products described here are manufactured under one or more U.S. patents or U.S. patents pending. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. #### **UCN5841A** Dimensions in Inches (controlling dimensions) # Dimensions in Millimeters (for reference only) - NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. - 2. Lead spacing tolerance is non-cumulative. - 3. Lead thickness is measured at seating plane or below. Dwg. MA-008-18A mm ## **UCN5841LW** Dimensions in Inches (for reference only) 0.0125 0.0091 0.419 0.394 0.2992 0.2914 0.050 0.016 0.020 0.013 3 0.050 0° TO 8°**↓** 0.4469 0.0926 0.1043 0.0040 MIN. Dwg. MA-008-18A in **Dimensions in Millimeters** (controlling dimensions) 18 0.32 10.65 10.00 7.60 7.40 Н Н Н Н Н \_ 2 3 1.27 BSC 0° то 8° ↓ 11.35 - NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. - 2. Lead spacing tolerance is non-cumulative. A5841SLW Dimensions in Inches (for reference only) Dwg. MA-008-20 in # Dimensions in Millimeters (controlling dimensions) - NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. - 2. Lead spacing tolerance is non-cumulative.